arch.go 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. // Copyright 2015 The Go Authors. All rights reserved.
  2. // Use of this source code is governed by a BSD-style
  3. // license that can be found in the LICENSE file.
  4. // Package arch defines architecture-specific information and support functions.
  5. package arch
  6. import (
  7. "github.com/twitchyliquid64/golang-asm/obj"
  8. "github.com/twitchyliquid64/golang-asm/obj/arm"
  9. "github.com/twitchyliquid64/golang-asm/obj/arm64"
  10. "github.com/twitchyliquid64/golang-asm/obj/mips"
  11. "github.com/twitchyliquid64/golang-asm/obj/ppc64"
  12. "github.com/twitchyliquid64/golang-asm/obj/riscv"
  13. "github.com/twitchyliquid64/golang-asm/obj/s390x"
  14. "github.com/twitchyliquid64/golang-asm/obj/wasm"
  15. "github.com/twitchyliquid64/golang-asm/obj/x86"
  16. "fmt"
  17. "strings"
  18. )
  19. // Pseudo-registers whose names are the constant name without the leading R.
  20. const (
  21. RFP = -(iota + 1)
  22. RSB
  23. RSP
  24. RPC
  25. )
  26. // Arch wraps the link architecture object with more architecture-specific information.
  27. type Arch struct {
  28. *obj.LinkArch
  29. // Map of instruction names to enumeration.
  30. Instructions map[string]obj.As
  31. // Map of register names to enumeration.
  32. Register map[string]int16
  33. // Table of register prefix names. These are things like R for R(0) and SPR for SPR(268).
  34. RegisterPrefix map[string]bool
  35. // RegisterNumber converts R(10) into arm.REG_R10.
  36. RegisterNumber func(string, int16) (int16, bool)
  37. // Instruction is a jump.
  38. IsJump func(word string) bool
  39. }
  40. // nilRegisterNumber is the register number function for architectures
  41. // that do not accept the R(N) notation. It always returns failure.
  42. func nilRegisterNumber(name string, n int16) (int16, bool) {
  43. return 0, false
  44. }
  45. // Set configures the architecture specified by GOARCH and returns its representation.
  46. // It returns nil if GOARCH is not recognized.
  47. func Set(GOARCH string) *Arch {
  48. switch GOARCH {
  49. case "386":
  50. return archX86(&x86.Link386)
  51. case "amd64":
  52. return archX86(&x86.Linkamd64)
  53. case "arm":
  54. return archArm()
  55. case "arm64":
  56. return archArm64()
  57. case "mips":
  58. return archMips(&mips.Linkmips)
  59. case "mipsle":
  60. return archMips(&mips.Linkmipsle)
  61. case "mips64":
  62. return archMips64(&mips.Linkmips64)
  63. case "mips64le":
  64. return archMips64(&mips.Linkmips64le)
  65. case "ppc64":
  66. return archPPC64(&ppc64.Linkppc64)
  67. case "ppc64le":
  68. return archPPC64(&ppc64.Linkppc64le)
  69. case "riscv64":
  70. return archRISCV64()
  71. case "s390x":
  72. return archS390x()
  73. case "wasm":
  74. return archWasm()
  75. }
  76. return nil
  77. }
  78. func jumpX86(word string) bool {
  79. return word[0] == 'J' || word == "CALL" || strings.HasPrefix(word, "LOOP") || word == "XBEGIN"
  80. }
  81. func jumpRISCV(word string) bool {
  82. switch word {
  83. case "BEQ", "BEQZ", "BGE", "BGEU", "BGEZ", "BGT", "BGTU", "BGTZ", "BLE", "BLEU", "BLEZ",
  84. "BLT", "BLTU", "BLTZ", "BNE", "BNEZ", "CALL", "JAL", "JALR", "JMP":
  85. return true
  86. }
  87. return false
  88. }
  89. func jumpWasm(word string) bool {
  90. return word == "JMP" || word == "CALL" || word == "Call" || word == "Br" || word == "BrIf"
  91. }
  92. func archX86(linkArch *obj.LinkArch) *Arch {
  93. register := make(map[string]int16)
  94. // Create maps for easy lookup of instruction names etc.
  95. for i, s := range x86.Register {
  96. register[s] = int16(i + x86.REG_AL)
  97. }
  98. // Pseudo-registers.
  99. register["SB"] = RSB
  100. register["FP"] = RFP
  101. register["PC"] = RPC
  102. // Register prefix not used on this architecture.
  103. instructions := make(map[string]obj.As)
  104. for i, s := range obj.Anames {
  105. instructions[s] = obj.As(i)
  106. }
  107. for i, s := range x86.Anames {
  108. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  109. instructions[s] = obj.As(i) + obj.ABaseAMD64
  110. }
  111. }
  112. // Annoying aliases.
  113. instructions["JA"] = x86.AJHI /* alternate */
  114. instructions["JAE"] = x86.AJCC /* alternate */
  115. instructions["JB"] = x86.AJCS /* alternate */
  116. instructions["JBE"] = x86.AJLS /* alternate */
  117. instructions["JC"] = x86.AJCS /* alternate */
  118. instructions["JCC"] = x86.AJCC /* carry clear (CF = 0) */
  119. instructions["JCS"] = x86.AJCS /* carry set (CF = 1) */
  120. instructions["JE"] = x86.AJEQ /* alternate */
  121. instructions["JEQ"] = x86.AJEQ /* equal (ZF = 1) */
  122. instructions["JG"] = x86.AJGT /* alternate */
  123. instructions["JGE"] = x86.AJGE /* greater than or equal (signed) (SF = OF) */
  124. instructions["JGT"] = x86.AJGT /* greater than (signed) (ZF = 0 && SF = OF) */
  125. instructions["JHI"] = x86.AJHI /* higher (unsigned) (CF = 0 && ZF = 0) */
  126. instructions["JHS"] = x86.AJCC /* alternate */
  127. instructions["JL"] = x86.AJLT /* alternate */
  128. instructions["JLE"] = x86.AJLE /* less than or equal (signed) (ZF = 1 || SF != OF) */
  129. instructions["JLO"] = x86.AJCS /* alternate */
  130. instructions["JLS"] = x86.AJLS /* lower or same (unsigned) (CF = 1 || ZF = 1) */
  131. instructions["JLT"] = x86.AJLT /* less than (signed) (SF != OF) */
  132. instructions["JMI"] = x86.AJMI /* negative (minus) (SF = 1) */
  133. instructions["JNA"] = x86.AJLS /* alternate */
  134. instructions["JNAE"] = x86.AJCS /* alternate */
  135. instructions["JNB"] = x86.AJCC /* alternate */
  136. instructions["JNBE"] = x86.AJHI /* alternate */
  137. instructions["JNC"] = x86.AJCC /* alternate */
  138. instructions["JNE"] = x86.AJNE /* not equal (ZF = 0) */
  139. instructions["JNG"] = x86.AJLE /* alternate */
  140. instructions["JNGE"] = x86.AJLT /* alternate */
  141. instructions["JNL"] = x86.AJGE /* alternate */
  142. instructions["JNLE"] = x86.AJGT /* alternate */
  143. instructions["JNO"] = x86.AJOC /* alternate */
  144. instructions["JNP"] = x86.AJPC /* alternate */
  145. instructions["JNS"] = x86.AJPL /* alternate */
  146. instructions["JNZ"] = x86.AJNE /* alternate */
  147. instructions["JO"] = x86.AJOS /* alternate */
  148. instructions["JOC"] = x86.AJOC /* overflow clear (OF = 0) */
  149. instructions["JOS"] = x86.AJOS /* overflow set (OF = 1) */
  150. instructions["JP"] = x86.AJPS /* alternate */
  151. instructions["JPC"] = x86.AJPC /* parity clear (PF = 0) */
  152. instructions["JPE"] = x86.AJPS /* alternate */
  153. instructions["JPL"] = x86.AJPL /* non-negative (plus) (SF = 0) */
  154. instructions["JPO"] = x86.AJPC /* alternate */
  155. instructions["JPS"] = x86.AJPS /* parity set (PF = 1) */
  156. instructions["JS"] = x86.AJMI /* alternate */
  157. instructions["JZ"] = x86.AJEQ /* alternate */
  158. instructions["MASKMOVDQU"] = x86.AMASKMOVOU
  159. instructions["MOVD"] = x86.AMOVQ
  160. instructions["MOVDQ2Q"] = x86.AMOVQ
  161. instructions["MOVNTDQ"] = x86.AMOVNTO
  162. instructions["MOVOA"] = x86.AMOVO
  163. instructions["PSLLDQ"] = x86.APSLLO
  164. instructions["PSRLDQ"] = x86.APSRLO
  165. instructions["PADDD"] = x86.APADDL
  166. return &Arch{
  167. LinkArch: linkArch,
  168. Instructions: instructions,
  169. Register: register,
  170. RegisterPrefix: nil,
  171. RegisterNumber: nilRegisterNumber,
  172. IsJump: jumpX86,
  173. }
  174. }
  175. func archArm() *Arch {
  176. register := make(map[string]int16)
  177. // Create maps for easy lookup of instruction names etc.
  178. // Note that there is no list of names as there is for x86.
  179. for i := arm.REG_R0; i < arm.REG_SPSR; i++ {
  180. register[obj.Rconv(i)] = int16(i)
  181. }
  182. // Avoid unintentionally clobbering g using R10.
  183. delete(register, "R10")
  184. register["g"] = arm.REG_R10
  185. for i := 0; i < 16; i++ {
  186. register[fmt.Sprintf("C%d", i)] = int16(i)
  187. }
  188. // Pseudo-registers.
  189. register["SB"] = RSB
  190. register["FP"] = RFP
  191. register["PC"] = RPC
  192. register["SP"] = RSP
  193. registerPrefix := map[string]bool{
  194. "F": true,
  195. "R": true,
  196. }
  197. // special operands for DMB/DSB instructions
  198. register["MB_SY"] = arm.REG_MB_SY
  199. register["MB_ST"] = arm.REG_MB_ST
  200. register["MB_ISH"] = arm.REG_MB_ISH
  201. register["MB_ISHST"] = arm.REG_MB_ISHST
  202. register["MB_NSH"] = arm.REG_MB_NSH
  203. register["MB_NSHST"] = arm.REG_MB_NSHST
  204. register["MB_OSH"] = arm.REG_MB_OSH
  205. register["MB_OSHST"] = arm.REG_MB_OSHST
  206. instructions := make(map[string]obj.As)
  207. for i, s := range obj.Anames {
  208. instructions[s] = obj.As(i)
  209. }
  210. for i, s := range arm.Anames {
  211. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  212. instructions[s] = obj.As(i) + obj.ABaseARM
  213. }
  214. }
  215. // Annoying aliases.
  216. instructions["B"] = obj.AJMP
  217. instructions["BL"] = obj.ACALL
  218. // MCR differs from MRC by the way fields of the word are encoded.
  219. // (Details in arm.go). Here we add the instruction so parse will find
  220. // it, but give it an opcode number known only to us.
  221. instructions["MCR"] = aMCR
  222. return &Arch{
  223. LinkArch: &arm.Linkarm,
  224. Instructions: instructions,
  225. Register: register,
  226. RegisterPrefix: registerPrefix,
  227. RegisterNumber: armRegisterNumber,
  228. IsJump: jumpArm,
  229. }
  230. }
  231. func archArm64() *Arch {
  232. register := make(map[string]int16)
  233. // Create maps for easy lookup of instruction names etc.
  234. // Note that there is no list of names as there is for 386 and amd64.
  235. register[obj.Rconv(arm64.REGSP)] = int16(arm64.REGSP)
  236. for i := arm64.REG_R0; i <= arm64.REG_R31; i++ {
  237. register[obj.Rconv(i)] = int16(i)
  238. }
  239. // Rename R18 to R18_PLATFORM to avoid accidental use.
  240. register["R18_PLATFORM"] = register["R18"]
  241. delete(register, "R18")
  242. for i := arm64.REG_F0; i <= arm64.REG_F31; i++ {
  243. register[obj.Rconv(i)] = int16(i)
  244. }
  245. for i := arm64.REG_V0; i <= arm64.REG_V31; i++ {
  246. register[obj.Rconv(i)] = int16(i)
  247. }
  248. // System registers.
  249. for i := 0; i < len(arm64.SystemReg); i++ {
  250. register[arm64.SystemReg[i].Name] = arm64.SystemReg[i].Reg
  251. }
  252. register["LR"] = arm64.REGLINK
  253. register["DAIFSet"] = arm64.REG_DAIFSet
  254. register["DAIFClr"] = arm64.REG_DAIFClr
  255. register["PLDL1KEEP"] = arm64.REG_PLDL1KEEP
  256. register["PLDL1STRM"] = arm64.REG_PLDL1STRM
  257. register["PLDL2KEEP"] = arm64.REG_PLDL2KEEP
  258. register["PLDL2STRM"] = arm64.REG_PLDL2STRM
  259. register["PLDL3KEEP"] = arm64.REG_PLDL3KEEP
  260. register["PLDL3STRM"] = arm64.REG_PLDL3STRM
  261. register["PLIL1KEEP"] = arm64.REG_PLIL1KEEP
  262. register["PLIL1STRM"] = arm64.REG_PLIL1STRM
  263. register["PLIL2KEEP"] = arm64.REG_PLIL2KEEP
  264. register["PLIL2STRM"] = arm64.REG_PLIL2STRM
  265. register["PLIL3KEEP"] = arm64.REG_PLIL3KEEP
  266. register["PLIL3STRM"] = arm64.REG_PLIL3STRM
  267. register["PSTL1KEEP"] = arm64.REG_PSTL1KEEP
  268. register["PSTL1STRM"] = arm64.REG_PSTL1STRM
  269. register["PSTL2KEEP"] = arm64.REG_PSTL2KEEP
  270. register["PSTL2STRM"] = arm64.REG_PSTL2STRM
  271. register["PSTL3KEEP"] = arm64.REG_PSTL3KEEP
  272. register["PSTL3STRM"] = arm64.REG_PSTL3STRM
  273. // Conditional operators, like EQ, NE, etc.
  274. register["EQ"] = arm64.COND_EQ
  275. register["NE"] = arm64.COND_NE
  276. register["HS"] = arm64.COND_HS
  277. register["CS"] = arm64.COND_HS
  278. register["LO"] = arm64.COND_LO
  279. register["CC"] = arm64.COND_LO
  280. register["MI"] = arm64.COND_MI
  281. register["PL"] = arm64.COND_PL
  282. register["VS"] = arm64.COND_VS
  283. register["VC"] = arm64.COND_VC
  284. register["HI"] = arm64.COND_HI
  285. register["LS"] = arm64.COND_LS
  286. register["GE"] = arm64.COND_GE
  287. register["LT"] = arm64.COND_LT
  288. register["GT"] = arm64.COND_GT
  289. register["LE"] = arm64.COND_LE
  290. register["AL"] = arm64.COND_AL
  291. register["NV"] = arm64.COND_NV
  292. // Pseudo-registers.
  293. register["SB"] = RSB
  294. register["FP"] = RFP
  295. register["PC"] = RPC
  296. register["SP"] = RSP
  297. // Avoid unintentionally clobbering g using R28.
  298. delete(register, "R28")
  299. register["g"] = arm64.REG_R28
  300. registerPrefix := map[string]bool{
  301. "F": true,
  302. "R": true,
  303. "V": true,
  304. }
  305. instructions := make(map[string]obj.As)
  306. for i, s := range obj.Anames {
  307. instructions[s] = obj.As(i)
  308. }
  309. for i, s := range arm64.Anames {
  310. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  311. instructions[s] = obj.As(i) + obj.ABaseARM64
  312. }
  313. }
  314. // Annoying aliases.
  315. instructions["B"] = arm64.AB
  316. instructions["BL"] = arm64.ABL
  317. return &Arch{
  318. LinkArch: &arm64.Linkarm64,
  319. Instructions: instructions,
  320. Register: register,
  321. RegisterPrefix: registerPrefix,
  322. RegisterNumber: arm64RegisterNumber,
  323. IsJump: jumpArm64,
  324. }
  325. }
  326. func archPPC64(linkArch *obj.LinkArch) *Arch {
  327. register := make(map[string]int16)
  328. // Create maps for easy lookup of instruction names etc.
  329. // Note that there is no list of names as there is for x86.
  330. for i := ppc64.REG_R0; i <= ppc64.REG_R31; i++ {
  331. register[obj.Rconv(i)] = int16(i)
  332. }
  333. for i := ppc64.REG_F0; i <= ppc64.REG_F31; i++ {
  334. register[obj.Rconv(i)] = int16(i)
  335. }
  336. for i := ppc64.REG_V0; i <= ppc64.REG_V31; i++ {
  337. register[obj.Rconv(i)] = int16(i)
  338. }
  339. for i := ppc64.REG_VS0; i <= ppc64.REG_VS63; i++ {
  340. register[obj.Rconv(i)] = int16(i)
  341. }
  342. for i := ppc64.REG_CR0; i <= ppc64.REG_CR7; i++ {
  343. register[obj.Rconv(i)] = int16(i)
  344. }
  345. for i := ppc64.REG_MSR; i <= ppc64.REG_CR; i++ {
  346. register[obj.Rconv(i)] = int16(i)
  347. }
  348. register["CR"] = ppc64.REG_CR
  349. register["XER"] = ppc64.REG_XER
  350. register["LR"] = ppc64.REG_LR
  351. register["CTR"] = ppc64.REG_CTR
  352. register["FPSCR"] = ppc64.REG_FPSCR
  353. register["MSR"] = ppc64.REG_MSR
  354. // Pseudo-registers.
  355. register["SB"] = RSB
  356. register["FP"] = RFP
  357. register["PC"] = RPC
  358. // Avoid unintentionally clobbering g using R30.
  359. delete(register, "R30")
  360. register["g"] = ppc64.REG_R30
  361. registerPrefix := map[string]bool{
  362. "CR": true,
  363. "F": true,
  364. "R": true,
  365. "SPR": true,
  366. }
  367. instructions := make(map[string]obj.As)
  368. for i, s := range obj.Anames {
  369. instructions[s] = obj.As(i)
  370. }
  371. for i, s := range ppc64.Anames {
  372. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  373. instructions[s] = obj.As(i) + obj.ABasePPC64
  374. }
  375. }
  376. // Annoying aliases.
  377. instructions["BR"] = ppc64.ABR
  378. instructions["BL"] = ppc64.ABL
  379. return &Arch{
  380. LinkArch: linkArch,
  381. Instructions: instructions,
  382. Register: register,
  383. RegisterPrefix: registerPrefix,
  384. RegisterNumber: ppc64RegisterNumber,
  385. IsJump: jumpPPC64,
  386. }
  387. }
  388. func archMips(linkArch *obj.LinkArch) *Arch {
  389. register := make(map[string]int16)
  390. // Create maps for easy lookup of instruction names etc.
  391. // Note that there is no list of names as there is for x86.
  392. for i := mips.REG_R0; i <= mips.REG_R31; i++ {
  393. register[obj.Rconv(i)] = int16(i)
  394. }
  395. for i := mips.REG_F0; i <= mips.REG_F31; i++ {
  396. register[obj.Rconv(i)] = int16(i)
  397. }
  398. for i := mips.REG_M0; i <= mips.REG_M31; i++ {
  399. register[obj.Rconv(i)] = int16(i)
  400. }
  401. for i := mips.REG_FCR0; i <= mips.REG_FCR31; i++ {
  402. register[obj.Rconv(i)] = int16(i)
  403. }
  404. register["HI"] = mips.REG_HI
  405. register["LO"] = mips.REG_LO
  406. // Pseudo-registers.
  407. register["SB"] = RSB
  408. register["FP"] = RFP
  409. register["PC"] = RPC
  410. // Avoid unintentionally clobbering g using R30.
  411. delete(register, "R30")
  412. register["g"] = mips.REG_R30
  413. registerPrefix := map[string]bool{
  414. "F": true,
  415. "FCR": true,
  416. "M": true,
  417. "R": true,
  418. }
  419. instructions := make(map[string]obj.As)
  420. for i, s := range obj.Anames {
  421. instructions[s] = obj.As(i)
  422. }
  423. for i, s := range mips.Anames {
  424. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  425. instructions[s] = obj.As(i) + obj.ABaseMIPS
  426. }
  427. }
  428. // Annoying alias.
  429. instructions["JAL"] = mips.AJAL
  430. return &Arch{
  431. LinkArch: linkArch,
  432. Instructions: instructions,
  433. Register: register,
  434. RegisterPrefix: registerPrefix,
  435. RegisterNumber: mipsRegisterNumber,
  436. IsJump: jumpMIPS,
  437. }
  438. }
  439. func archMips64(linkArch *obj.LinkArch) *Arch {
  440. register := make(map[string]int16)
  441. // Create maps for easy lookup of instruction names etc.
  442. // Note that there is no list of names as there is for x86.
  443. for i := mips.REG_R0; i <= mips.REG_R31; i++ {
  444. register[obj.Rconv(i)] = int16(i)
  445. }
  446. for i := mips.REG_F0; i <= mips.REG_F31; i++ {
  447. register[obj.Rconv(i)] = int16(i)
  448. }
  449. for i := mips.REG_M0; i <= mips.REG_M31; i++ {
  450. register[obj.Rconv(i)] = int16(i)
  451. }
  452. for i := mips.REG_FCR0; i <= mips.REG_FCR31; i++ {
  453. register[obj.Rconv(i)] = int16(i)
  454. }
  455. for i := mips.REG_W0; i <= mips.REG_W31; i++ {
  456. register[obj.Rconv(i)] = int16(i)
  457. }
  458. register["HI"] = mips.REG_HI
  459. register["LO"] = mips.REG_LO
  460. // Pseudo-registers.
  461. register["SB"] = RSB
  462. register["FP"] = RFP
  463. register["PC"] = RPC
  464. // Avoid unintentionally clobbering g using R30.
  465. delete(register, "R30")
  466. register["g"] = mips.REG_R30
  467. // Avoid unintentionally clobbering RSB using R28.
  468. delete(register, "R28")
  469. register["RSB"] = mips.REG_R28
  470. registerPrefix := map[string]bool{
  471. "F": true,
  472. "FCR": true,
  473. "M": true,
  474. "R": true,
  475. "W": true,
  476. }
  477. instructions := make(map[string]obj.As)
  478. for i, s := range obj.Anames {
  479. instructions[s] = obj.As(i)
  480. }
  481. for i, s := range mips.Anames {
  482. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  483. instructions[s] = obj.As(i) + obj.ABaseMIPS
  484. }
  485. }
  486. // Annoying alias.
  487. instructions["JAL"] = mips.AJAL
  488. return &Arch{
  489. LinkArch: linkArch,
  490. Instructions: instructions,
  491. Register: register,
  492. RegisterPrefix: registerPrefix,
  493. RegisterNumber: mipsRegisterNumber,
  494. IsJump: jumpMIPS,
  495. }
  496. }
  497. func archRISCV64() *Arch {
  498. register := make(map[string]int16)
  499. // Standard register names.
  500. for i := riscv.REG_X0; i <= riscv.REG_X31; i++ {
  501. name := fmt.Sprintf("X%d", i-riscv.REG_X0)
  502. register[name] = int16(i)
  503. }
  504. for i := riscv.REG_F0; i <= riscv.REG_F31; i++ {
  505. name := fmt.Sprintf("F%d", i-riscv.REG_F0)
  506. register[name] = int16(i)
  507. }
  508. // General registers with ABI names.
  509. register["ZERO"] = riscv.REG_ZERO
  510. register["RA"] = riscv.REG_RA
  511. register["SP"] = riscv.REG_SP
  512. register["GP"] = riscv.REG_GP
  513. register["TP"] = riscv.REG_TP
  514. register["T0"] = riscv.REG_T0
  515. register["T1"] = riscv.REG_T1
  516. register["T2"] = riscv.REG_T2
  517. register["S0"] = riscv.REG_S0
  518. register["S1"] = riscv.REG_S1
  519. register["A0"] = riscv.REG_A0
  520. register["A1"] = riscv.REG_A1
  521. register["A2"] = riscv.REG_A2
  522. register["A3"] = riscv.REG_A3
  523. register["A4"] = riscv.REG_A4
  524. register["A5"] = riscv.REG_A5
  525. register["A6"] = riscv.REG_A6
  526. register["A7"] = riscv.REG_A7
  527. register["S2"] = riscv.REG_S2
  528. register["S3"] = riscv.REG_S3
  529. register["S4"] = riscv.REG_S4
  530. register["S5"] = riscv.REG_S5
  531. register["S6"] = riscv.REG_S6
  532. register["S7"] = riscv.REG_S7
  533. register["S8"] = riscv.REG_S8
  534. register["S9"] = riscv.REG_S9
  535. register["S10"] = riscv.REG_S10
  536. register["S11"] = riscv.REG_S11
  537. register["T3"] = riscv.REG_T3
  538. register["T4"] = riscv.REG_T4
  539. register["T5"] = riscv.REG_T5
  540. register["T6"] = riscv.REG_T6
  541. // Go runtime register names.
  542. register["g"] = riscv.REG_G
  543. register["CTXT"] = riscv.REG_CTXT
  544. register["TMP"] = riscv.REG_TMP
  545. // ABI names for floating point register.
  546. register["FT0"] = riscv.REG_FT0
  547. register["FT1"] = riscv.REG_FT1
  548. register["FT2"] = riscv.REG_FT2
  549. register["FT3"] = riscv.REG_FT3
  550. register["FT4"] = riscv.REG_FT4
  551. register["FT5"] = riscv.REG_FT5
  552. register["FT6"] = riscv.REG_FT6
  553. register["FT7"] = riscv.REG_FT7
  554. register["FS0"] = riscv.REG_FS0
  555. register["FS1"] = riscv.REG_FS1
  556. register["FA0"] = riscv.REG_FA0
  557. register["FA1"] = riscv.REG_FA1
  558. register["FA2"] = riscv.REG_FA2
  559. register["FA3"] = riscv.REG_FA3
  560. register["FA4"] = riscv.REG_FA4
  561. register["FA5"] = riscv.REG_FA5
  562. register["FA6"] = riscv.REG_FA6
  563. register["FA7"] = riscv.REG_FA7
  564. register["FS2"] = riscv.REG_FS2
  565. register["FS3"] = riscv.REG_FS3
  566. register["FS4"] = riscv.REG_FS4
  567. register["FS5"] = riscv.REG_FS5
  568. register["FS6"] = riscv.REG_FS6
  569. register["FS7"] = riscv.REG_FS7
  570. register["FS8"] = riscv.REG_FS8
  571. register["FS9"] = riscv.REG_FS9
  572. register["FS10"] = riscv.REG_FS10
  573. register["FS11"] = riscv.REG_FS11
  574. register["FT8"] = riscv.REG_FT8
  575. register["FT9"] = riscv.REG_FT9
  576. register["FT10"] = riscv.REG_FT10
  577. register["FT11"] = riscv.REG_FT11
  578. // Pseudo-registers.
  579. register["SB"] = RSB
  580. register["FP"] = RFP
  581. register["PC"] = RPC
  582. instructions := make(map[string]obj.As)
  583. for i, s := range obj.Anames {
  584. instructions[s] = obj.As(i)
  585. }
  586. for i, s := range riscv.Anames {
  587. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  588. instructions[s] = obj.As(i) + obj.ABaseRISCV
  589. }
  590. }
  591. return &Arch{
  592. LinkArch: &riscv.LinkRISCV64,
  593. Instructions: instructions,
  594. Register: register,
  595. RegisterPrefix: nil,
  596. RegisterNumber: nilRegisterNumber,
  597. IsJump: jumpRISCV,
  598. }
  599. }
  600. func archS390x() *Arch {
  601. register := make(map[string]int16)
  602. // Create maps for easy lookup of instruction names etc.
  603. // Note that there is no list of names as there is for x86.
  604. for i := s390x.REG_R0; i <= s390x.REG_R15; i++ {
  605. register[obj.Rconv(i)] = int16(i)
  606. }
  607. for i := s390x.REG_F0; i <= s390x.REG_F15; i++ {
  608. register[obj.Rconv(i)] = int16(i)
  609. }
  610. for i := s390x.REG_V0; i <= s390x.REG_V31; i++ {
  611. register[obj.Rconv(i)] = int16(i)
  612. }
  613. for i := s390x.REG_AR0; i <= s390x.REG_AR15; i++ {
  614. register[obj.Rconv(i)] = int16(i)
  615. }
  616. register["LR"] = s390x.REG_LR
  617. // Pseudo-registers.
  618. register["SB"] = RSB
  619. register["FP"] = RFP
  620. register["PC"] = RPC
  621. // Avoid unintentionally clobbering g using R13.
  622. delete(register, "R13")
  623. register["g"] = s390x.REG_R13
  624. registerPrefix := map[string]bool{
  625. "AR": true,
  626. "F": true,
  627. "R": true,
  628. }
  629. instructions := make(map[string]obj.As)
  630. for i, s := range obj.Anames {
  631. instructions[s] = obj.As(i)
  632. }
  633. for i, s := range s390x.Anames {
  634. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  635. instructions[s] = obj.As(i) + obj.ABaseS390X
  636. }
  637. }
  638. // Annoying aliases.
  639. instructions["BR"] = s390x.ABR
  640. instructions["BL"] = s390x.ABL
  641. return &Arch{
  642. LinkArch: &s390x.Links390x,
  643. Instructions: instructions,
  644. Register: register,
  645. RegisterPrefix: registerPrefix,
  646. RegisterNumber: s390xRegisterNumber,
  647. IsJump: jumpS390x,
  648. }
  649. }
  650. func archWasm() *Arch {
  651. instructions := make(map[string]obj.As)
  652. for i, s := range obj.Anames {
  653. instructions[s] = obj.As(i)
  654. }
  655. for i, s := range wasm.Anames {
  656. if obj.As(i) >= obj.A_ARCHSPECIFIC {
  657. instructions[s] = obj.As(i) + obj.ABaseWasm
  658. }
  659. }
  660. return &Arch{
  661. LinkArch: &wasm.Linkwasm,
  662. Instructions: instructions,
  663. Register: wasm.Register,
  664. RegisterPrefix: nil,
  665. RegisterNumber: nilRegisterNumber,
  666. IsJump: jumpWasm,
  667. }
  668. }